Enhanced Type L-2 Serial Crate Controller **Instruction Manual** April, 1990 (C) 1990 Copyright by KineticSystems Company, LLC Lockport, Illinois All rights reserved # CONTENTS | GENERAL DESCRIPTION CRATE CONTROLLER OPTIONS BASIC L-2 SCC OPERATION DEMAND MESSAGE GENERATION SGL-ENCODER CONNECTOR U-PORT ADAPTERS LIST SEQUENCER MODULE THROUGHPUT PERFORMANCE CLOCK RATE INTERNAL FUNCTION CODES (N = 30) STATUS REGISTER STRAP OPTIONS FRONT PANEL POWER REQUIREMENTS & WEIGHT ORDERING INFORMATION | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------------------------|--------------------------| | SERIAL HIGHWAY CONNECTORS AUXILIARY CONNECTOR SGL-ENCODER CONNECTOR BIT-SERIAL OPERATIONS TYPICAL BYTE-SERIAL OPERATION | <br> | · · · · · · · · · · · · · · · · · · · | 5<br>6 | | DESCRIPTION OF BLOCK TRANSFER FEATURE | <br> | | 8 | | MESSAGE STRUCTURE FOR BLOCK DATA TRANSFER Single NAF Block Mode | <br> | | 11 | | REPEAT TIMER | <br> | | 13 | | AUXILIARY CONTROLLER CONVERSION | <br> | | 13 | | USING THE MODEL 3952 AS AN AUXILIARY | <br> | | 14 | | WARRANTY | | | | | SCHEMATIC DRAWING # 022196-D-5876<br>SCHEMATIC DRAWING # 022196-D-5884 | | | g Warranty<br>g Warranty | | JRH:REM(WP/JRH) | | | | | FIGURES | | | | | Figure 1 - Command/Reply Sequence for Block Write Opera<br>Figure 2 - Command/Reply Sequence for Block Read Opera<br>Figure 3 - R-Roard Resistor Locations | | | | # **Enhanced Type L-2 Serial Crate Controller** # Provides L-2 SCC operation with block transfer capability added 3952 #### **FEATURES** - Includes enhanced block-mode features - · Available with option for use in high magnetic fields - Complies with IEEE Standards 583 and 595 - · Field-selectable as a main or auxiliary crate controller - · Capable of "enhanced" data throughput to three megabytes per second - · Supports clock rates to five megahertz - Strap-selectable for bit-serial and byte-serial operation - Address selection allows up to 62 crates on a single highway - Enhanced and standard L-2 SCCs can be mixed on the same highway - · Provides galvanic isolation of the Serial Highway with a companion U-Port adapter - Supports enhanced list-mode operation when used with the 3830 LSM - Transmits asynchronous Demand messages to the Serial Highway driver #### **GENERAL DESCRIPTION** The Model 3952 is a double-width Type L-2 serial crate controller (SCC) providing the interface between the CAMAC Serial Highway and the Dataway in a CAMAC crate. It fully complies with IEEE Standards 583 and 595. The standard Serial Highway (SH) protocol provides for one Dataway operation associated with each message. KineticSystems Corporation has developed enhanced block modes to the SH protocol for applications where an extremely high data throughput is needed. The enhanced 3952 supports this block protocol. A CAMAC Serial Highway system consists of a Serial Highway driver (such as the 2160) interfaced to the host computer, the Serial Highway itself, and up to 62 Type L-2 serial crate controllers. The 3952 enhanced L-2 SCC provides all features set forth in IEEE Standard 583 for crate controllers and IEEE-595 for Type L-2 SCCs. When a Serial Highway driver (such as the 2160) transmits a multi-CAMAC-word command message, an addressed enhanced SCC switches to block mode to interpret the message and perform the Dataway operations. Regular and enhanced SCCs operate in the same system as long as enhanced block-mode messages are not sent to the regular SCCs. #### **CRATE CONTROLLER OPTIONS** Relay contacts are provided for controlling external U-Port adapters such as KSC Models 3936 and 3939. Contacts have one side to the module common and the other side to the Serial Highway connectors. The bypass contact is closed for BYPASS = TRUE, and the loop collapse contact is open for LOOP COLLAPSE = TRUE. Reed relays are used in the 3952-Z1G. When high-intensity magnetic fields up to 150 gauss are anticipated, the 3952-Z1H should be used. These controllers contain specially shielded relays. #### **BASIC L-2 SCC OPERATION** The 3952 SCC receives a clock and data signal from the SHD or an "upstream" SCC. The clock rate can range from arbitrarily slow to five megahertz. This clock rate is set within the SHD and must take into consideration the transmission medium and other external devices such as U-Port adapters and modems. The SCC is strap-selectable for bit-serial (with clock and one data pair) or byte-serial operation (with clock and eight data pair). Choose byte-serial operation when a higher throughput is required. The clock and data signals follow the RS-422 balanced-line specification and are received at the D-IN connector on the SCC. (continued on following page) #### BASIC L-2 SCC OPERATION (continued) The SCC contains a two-digit, front-panel address switch. Use this switch to select the address of an SCC; valid addresses range from 1 to 62. Note that only one SCC on the highway should be set to any given address. The Serial Highway forms a continuous loop from the the SHD, through the SCC(s), and back to the SHD. When a particular SCC receives a command message not addressed to it, the SCC passes the message to the next SCC (or back to the SHD if this SCC is the last controller on the highway). When addressed, the SCC interprets the command message, performs the CAMAC operation, and transmits the reply message via the D-OUT connector. An enhanced SCC checks the command header to determine whether a regular or enhanced message is being received and performs the appropriate CAMAC operations. #### **DEMAND MESSAGE GENERATION** If enabled, the L-2 crate controller generates a three-byte Demand message in response to any L-signal in the crate and inserts the message into the data stream. Demand messages are inserted between other messages, and a three-byte memory is inserted in the incoming data stream as Demand messages are transmitted. When a three-byte gap is detected between incoming messages, the delay is switched out, allowing another Demand message to be generated. If the L-signal in the crate is not cleared by a predetermined elapsed time, a Repeated-Demand message is generated. Repeated messages have each of the five Graded-L bits set to 1. The repeat-timer can be adjusted for delays between one millisecond and ten seconds. The delay is strap-selected. The timer can also be disabled. The rear-panel SGL connector has all the input and output signals necessary for encoding the SGL field of the Demand message. #### SGL-ENCODER CONNECTOR The rear-panel, 52-contact "D" SGL connector contains the 24 individual LAM lines, the signals for producing the SGLE (encoded LAM) bits, the Demand control signals, and the binary N lines. Demand generation can be provided by a 2010 SGL Adapter or a 3924 LAM Encoder module. Alternatively, demand generation can be provided using simple patching on a 5942-Z1B connector with the contact patched as follows: contact 50 to 23 contact 19 to 21 contact 23 to 25 The 2010 SGL Adapter can provide this patching and allows up to five LAM lines to assert SGLE bits in the Demand message. The 2010 is also used to interface the 3952 to the Auxiliary Controller Bus. The 3924 LAM Encoder module provides for the orderly handling of overlapping LAMs. #### **U-PORT ADAPTERS** A Serial Highway can be configured to use twisted-pair or fiber optic cable. If the 12-volt common-mode limit for D-Port operation is likely to be exceeded or if the highway is long, U-Port adapters are recommended. A U-Port Adapter is used in conjunction with the Serial Highway driver and the remote Type L-2 serial crate controllers. For bit-serial operation, the 3936 provides galvanic isolation and transformer coupling, while the 3938 uses fiber optic cable. When high throughput or longer distances are required, the 3939 provides excellent performance in byte-serial mode using fiber optic cable. #### LIST SEQUENCER MODULE Enhanced versions of the 3952 support block-mode, single-NAF transfers for reading a transient recorder memory, etc. A 3830 List Sequencer module (LSM) can be used with the 3952 to support random-NAF transfers at full enhanced block-mode speed. #### THROUGHPUT PERFORMANCE When block-mode messages are being received in byte-serial mode, the 3952-Z1G and -Z1H support transfer rates up to three megabytes per second (one Dataway operation every microsecond); in bit-serial mode, the rates are up to 300 kilobytes per second (one Dataway operation every ten microseconds). Caution: The actual maximum block rate depends upon the computer interface, Serial Highway Driver, and clock rate used. Consult KineticSystems Corporation for performance details on your particular system. #### **CLOCK RATE** The 3952 will operate at a clock rate from arbitrarily slow to five megahertz. Generally a high clock rate produces a higher message throughput. The actual clock rate for any situation is determined by a number of factors. They are: - 1. The signal loss through the transmission media determines the maximum clock rate. - 2. The clock speed selection in the Serial Highway driver (SHD) controls the highway clock rate. - 3. U-Port adapters (UPAs) generally provide a number of clock rate options. The UPA clock rate must be converted with that of the Serial Highway driver. ## INTERNAL FUNCTION CODES (N = 30) | Command SQ | | Command SQ Acti | | | |------------|-----|-----------------|-----------------------------------------|---------| | F(0)·A(1) | RD1 | DSQ | Rereads the previous Read-field. | | | F(1)·A(0) | RD2 | 1 | Reads the Status register. | | | F(1)·A(12) | RD2 | 1 | Reads the LAM pattern. | | | F(12)·A(0) | F12 | 1 | Selects the NAF list 0. (See Note 2.) | ******* | | F(12)·A(1) | F12 | 1 | Selects the NAF list 1. (See Note 2.) | | | F(12)·A(2) | F12 | 1 | Selects the NAF list 2. (See Note 2.) | | | F(12)·A(3) | F12 | 1 | Selects the NAF list 3. (See Note 2.) | | | F(17)·A(0) | WT2 | 1 | Writes the Status register. | | | F(19)·A(0) | SS2 | 1 | Selectively sets the Status register. | | | F(23)·A(0) | SC2 | 1 | Selectively clears the Status register. | | Notes: 1. SX = 1 is returned for all valid addressed commands unless the 3952 is bypassed. 2. This command is operable only when used with a 3830 List Sequencer Module. #### **STATUS REGISTER** | Bit | True-State Definition | State On Power-up | Notes | |-----|-------------------------------|-------------------|----------------------------------------| | 1 | Initiates Dataway Z | 0 | Write-only | | 2 | Initiates Dataway C | 0 | Write-only | | 3 | SCC control-bit for Dataway I | 1 | Read/Write | | 4 | DERR | 0 | Read-only | | 5 | DSX | 0 | Read-only | | 6 | DSQ | 0 | Read-only | | 7 | Dataway I | 0 | Read-only | | 8 | (Reserved) | | | | 9 | Demand enable | 0 | Read/Write | | 10 | Internal demand (L24) | 0 | Read/Write | | 11 | Loop collapse | 0 | Read/Write | | 12 | SCC bypass | 1 | Write-only | | 13 | Dataway off-line | 1 | Writes control-bit, reads actual state | | 14 | Switch off-line | _ | Read-only | | 15 | Enhanced option | 1 | Read-only | | 16 | Selected Ls present | | Read-only | #### STRAP OPTIONS #### FRONT PANEL | Ds | | |-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ADD REC | Indicates that the crate is receiving a message addressed to it. A one-shot extends this signal. | | ERR | Indicates that an error on the last incoming message caused a Dataway cycle not to occur OR a Dataway cycle did occur but X = 0 was returned. | | ON-LINE | Indicates that the SCC is on-line. | | BYPASS | Indicates that the SCC is in a bypassed state. | | NO SYNC | Indicates that the SCC is out of synchronization. A one-shot extends this signal. | | DMI | Indicates that the Demand Message Initiate signal is true. A on-shot extends this signal. | | INHIBIT | Indicates that the Dataway Inhibit (I) signal is true. | | | | | ON-LINE ENABLE/ | A locking toggle switch provides the manual On-line/Off-line control for the SCC. The On-line/Off-line | | OFF-LINE | state of the SCC is controlled by this switch and the Dataway Off-line (DOF) bit in the SCC status register A three-position, center-off toggle switch is used to generate the Initialize (Z) signal and the Clear (C | | • · · · · · · · · · · · · · · · · · · · | state of the SCC is controlled by this switch and the Dataway Off-line (DOF) bit in the SCC status register A three-position, center-off toggle switch is used to generate the Initialize (Z) signal and the Clear (C | | OFF-LINE | state of the SCC is controlled by this switch and the Dataway Off-line (DOF) bit in the SCC status register. A three-position, center-off toggle switch is used to generate the Initialize (Z) signal and the Clear (C signal. Pushing the switch up generates C; down generates Z. It is active only in the Off-line state | | OFF-LINE<br>Z/C | state of the SCC is controlled by this switch and the Dataway Off-line (DOF) bit in the SCC status register. A three-position, center-off toggle switch is used to generate the Initialize (Z) signal and the Clear (C signal. Pushing the switch up generates C; down generates Z. It is active only in the Off-line state. Two thumbwheel switches are provided to select the units digit and tens digit of the crate address. | | OFF-LINE Z/C CRATE ADDRESS | state of the SCC is controlled by this switch and the Dataway Off-line (DOF) bit in the SCC status register. A three-position, center-off toggle switch is used to generate the Initialize (Z) signal and the Clear (C signal. Pushing the switch up generates C; down generates Z. It is active only in the Off-line state. Two thumbwheel switches are provided to select the units digit and tens digit of the crate address. | | OFF-LINE Z/C CRATE ADDRESS DNNECTORS | | Weight: 1.2 kg (2 lb. 9 oz.) #### **POWER REQUIREMENTS** +6 volts - 3000 mA #### ORDERING INFORMATION Model 3952-Z1G — Enhanced Type L-2 Serial Crate Controller with Standard Relays Model 3952-Z1H — Enhanced Type L-2 Serial Crate Controller with High-gauss Relays Accessories — Models 5932-Z1A, 5933-Z1A, 5940-Z1A, 5942-Z1A Mating Connectors Model 5800-Axyz Bit-serial Highway Cable Model 5800-Bxyz Bit-serial Highway Cable Model 5843-Series ACB Cable Assemblies Model 5860-R000 SGL Cable for 3924 Model 2010-Z1A SGL Adapter Model 3933 Dual-loop U-Port Adapter Model 3936 Single-loop U-Port Adapter Model 3938 Bit-serial, Fiber Optic U-Port Adapter Model 3939 Byte-serial, Fiber Optic U-Port Adapter # Model 3952-Z1G/Z1H SERIAL HIGHWAY CONNECTORS #### OUTPUT (Socket: type DB-25S) INPUT (Plug: type DB-25P) 9 o Gnd Gnd 9 1 2 -3 -3 4°)1. 4 Bit-Serial\_ Bit-Serial 5 Input Output 6°}2 6 7 8 0 90 9 100) 10 110 11 Byte-Serial Byte-Serial 12 0 5 12 Input Output 13 14 0 6 14 For a logic 1, the odd numbered contact is more posi-15 16 0 } 7 tive than the even numbered 6 16 contact. le 17 18 e } g 19 e } (msb) 8 0 18 (msb) (e 19 20 0 **⇒ 2**0 21 22 0) Clock Output | 22 Clock Input 23 0 le 23 24 e Bypass Control -Bypass Control e 24 25 o (Reserved) Loop-Collapse e 25 Control **Mating Connectors** Input: Cannon type DB-25S with shell, or equivalent Output: Cannon type DB-25P with shell, or equivalent #### **AUXILIARY CONNECTOR** | PIN | SIGNAL | | |-----|--------------|--| | 1 | RAW CLOCK IN | | | 2 | CLOCK OUT | | | 3 | BIT DATA IN | | | 4 | BIT DATA OUT | | | 5 | GROUND | | | 6 | GROUND | | | 7 | | | | 8 | | | | 9 | IS3 | | | 10 | F | | | 11 | LIST 3 | | | 12 | LIST 2 | | | 13 | LIST 1 | | | 14 | LIST O | | | | | | | | | | | | | | | | | | #### SGL-ENCODER CONNECTOR | Contact | Signal | Direction | Contact | Signal | Direction | |------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------|--------|-----------| | 1 | Demand Busy | Out | 2 | L1 | Out | | 3 | SGLE1 | ln l | 4 | L2 | Out | | 5 | SGLE2 | In | 6 | L3 | Out | | <u>ל</u> | SGLE3 | In I | 8 | L4 | Out | | 9 | SGLE4 | fn i | 10 | L5 | Out | | 11 | SGLE5 | In | 12 | L6 | Out | | 13 | External Repeat | In | 14 | L7 | Out | | 15 | Gentle Control | | 16 | F8 | Out | | 17 | Request Inhibit | (n | 18 | L9 | Out | | 19 | Time-out | Out | 20 | L10 | Out | | 21 | Demand Message Initiate | in | 22 | L11 | Out | | 23 | Start timer | (n | 24 | L12 | Out | | <b>2</b> 5 | Selected L's present | 1n | 26 | L13 | Out | | 27 | | | 28 | L14 | Out | | 29 | Auxiliary Controller Lockout | Out | 30 | L15 | Out | | 31 | Byte Clock | Out | 32 | L16 | Out | | 33 | | ĺ. | 34 | L17 | Out | | 35 | Contraction of the o | | 36 | L18 | Out | | 37 | Children to the control of contr | | 38 | L19 | Out | | 39 | | | 40 | L20 | Out | | 41 | SCC Busy | Out | 42 | L21 | Out | | 43 | N1 | In | 44 | L22 | Out | | 45 | N2 | <b>I</b> n | 46 | L23 | Out | | 47 | N4 | ln l | 48 | L24 | In/Out | | 49 | N8 | (n | 50 | L-SUM | Out | | 51 | N16 | ln l | 52 | Gnd | - | BIT-SERIAL OPERATIONS #### ENPUT CONN (P. UG SIGNAL SIGNA. TOAL -WT SE SA SF SH SU SP-18 16 17 H BELEMITER 32 W: 14 16 16 N; 16 16 I 12 13 MPUT COMMAND 8 8 8 8 I 10 11 (READ) ş 8 6 6 4 8 2 2 2 2 1 158 1 1 1 1 2 4 22 23 OUTPUT CONN BATAWAY CYCLE 8C 87 BATA -68 WT-SIGNA. SIGNA. PPPP ₽ 16 F PARITY 15 DELIN'TE 17 32 MZ 24 18 12 6 1 14 15 K 23 17 11 5 I 12 13 16 OUTPUT REPLY (READ) 8 DER 22 16 20 4 I 12 1: 6 840 21 15 9 3 2 4 2 S1 20 14 8 2 I 2 7 1 10 13 7 1 2 • 1 LSB = : ST & STATUS ENDERC D = 0 ES . ENDSUM \$U = \$UM SP = SPACE WT E WA'T D = 6 or . ROTE For a logic 1 on the balanced lines SIGNAL is required with respect to \$1GNA. ### TYPICAL BYTE-SERIAL OPERATION #### DESCRIPTION OF BLOCK TRANSFER FEATURE The Model 3952-Z1G/Z1H Block Transfer Serial Crate Controller (BTSCC) contains all of the mandatory requirements of IEEE Standard 583-1975, Modular Instrumentation and Digital Interface System (CAMAC) and IEEE Standard 595-1976, Serial Highway Interface System (CAMAC). In addition to the mandatory features of a Type L-2 SCC, this unit contains a block transfer feature that increases the effective block data rate from approximately 6 million information bits per second to 24 million bps. The BTSCC supports the following modes of operation: - 1. Standard single-word transactions (per the L-2 SCC specification). - 2. Blockmode to or from a single CAMAC NAF (used for memory dump, downloading to the LSI-11, etc.). - 3. "Random-scan" block mode using the List Sequencer Module (LSM) to select the list of CAMAC NAFs. Any one mode can be selected by the appropriate stimulus from the Serial Driver (SD). Of course, the SD must also contain features to support these block modes. ### MESSAGE STRUCTURE FOR BLOCK DATA TRANSFER Figures 1 and 2 show the bytes associated with the Command/Reply sequence for a block mode operation (single-NAF or list-mode). Note that it is a logical extension of the L-2 single-transaction sequence. A key element is the CONTROL byte. The two LSBs of this byte are decoded a follows: - 00: Initiate a Dataway Cycle, this is not the last word in the block. - 01: Initiate a Dataway Cycle, this is the last word in the block. - 10: Do <u>not</u> initiate a Dataway Cycle and this is <u>not</u> the last word. - 11: Do not initiate a Dataway Cycle and this is the last word. This method allows variable length blocks without the need for a word-count register in the BTSCC and provides a time buffer if the host computer memory does not respond to the data transfer rate. The status byte in the Reply for each word provides the Q and X response from the module as well as error information. Bit 5 of the status byte, normally a 1 indicating reply, is set to 0 when the BTSCC detects command words which have a CONTROL byte of 2 or 3. The SD ignores all block reply words, after the first, that have bit 5 of its status byte set to 0. ## COMMAND/REPLY SEQUENCE FOR BLOCK WRITE OPERATION Figure 1: Command/Reply Sequence for Block Write Operation #### COMMAND/REPLY SEQUENCE FOR BLOCK READ OPERATION Figure 2: Command/Reply Sequence for Block Read Operation #### Single NAF Block Mode Single-NAF block mode is enabled in the BTSCC when a Function Code byte with bit 6 set to 0 is received. Bit 6, of the Function Code byte, for all other commands is sent by the SD as a 1. With single-NAF block mode enabled the BTSCC expects a multi-word Read of Write sequence with the Subaddress, Function Code and Station Number bytes indicating the module slot to be addressed and Function Code to be performed, for example, a typical block-Write would be N(6) \* F(16) \* A(0). The data transfer sequence is complete when a Control byte of 1 or 3 is detected in the command message. #### List-Mode Block Transfer The BTSCC requires an additional module when operating in list-mode block transfer. This List Sequencer Module (LSM) has a 2K x 16-bit memory which is divided into four 512 x 16 segments, LIST 0, LIST 1, LIST 2 and LIST 3. LIST 0 and LIST 1 contain sets of CAMAC Read NAFs to be processed for Input. LIST 2 and LIST 3 contain sets of CAMAC Write NAFs to be processed for Output. List-mode block transfer is enabled when the BTSCC receives one of the following commands: | Command | <u>NAF LIST</u> | Data Type | |----------------------|-----------------|-----------| | N(30) * F(12) * A(0) | List 0 | Read | | N(30) * F(12) * A(1) | List 1 | Read | | N(30) * F(12) * A(2) | List 2 | Write | | N(30) * F(12) * A(3) | List 3 | Write | Control of the LSM by the BTSCC is via a front-panel private bus with the following signals: | Signal | Time in Message | Description | |--------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------| | List 0<br>List 1<br>List 2<br>List 3 | After N Byte After N Byte After N Byte After N Byte | Selects Read List 0 Selects Read List 1 Selects Write List 2 Selects Write List 3 | | INC NAF | After Dataway S2 | Increments NAF pointer in LSM | | SUM OK | After SUM byte is received correctly | Used in LSM to enable Rank 1/Rank 2 transfer on Write operations | If the LSM has been activated by the BTSCC during a "scan" transfer sequence (Write block type), the following occurs: The BTSCC drives only the Write lines and leaves the N, A, and F lines free. The LSM gains access to the N lines by way of the auxiliary controller bus at the rear of the BTSCC. It drives the F and A lines by access at its own slot Dataway connection. Refer to Figure 1. For this sequence, the BTSCC receives an N(30) \* F(12) \* A(2) command, indicating a LIST 2 selection. The remaining sequence is then: - A. After the Station Number (N) byte is received and a "LIST 2" sequence identified, the BTSCC sets signal line LIST 2. This line is part of the "private bus" cable between the units. The RAM address pointer in the LSM is set to word 1024, the start of the OUTPUT NAF LIST 2. - B. When the first NAF appears at the output of the RAM, it is latched into the LSM output buffer and enabled into the Dataway. - C. The Write data is received by the BTSCC and stored. A double buffer is used in the BTSCC so that a Dataway cycle can be occurring for word (j) while Write data is being received for word (j + 1). Dataway cycles will occur only if all byte parity is correct. - D. A CONTROL (0) byte is received, indicating valid write data in the write buffer and the start of a Dataway cycle. - E. The Dataway cycle for word 1 begins during the first WRITE DATA byte for word 2. At S1 time the RAM address pointer in the LSM is incremented. At the end of the Dataway cycle INC NAF is pulsed placing NAF 2 into the output buffer and onto the Dataway. At the same time, the BTSCC places the WRite data for word 2 on the Dataway. - F. Also, Strobe S1 (generated by the BTSCC at $t_0 + 400$ ns in the Dataway cycle) causes the Write data (24 bits) to be latched in the addressed module. - G. The process is repeated (C through F) until the Dataway cycle for Word n occurs. - H. Because the possibility of an undetected error is far greater when only byte parity is checked, there is concern that incorrect data are written into output modules (causing a DAC to go to full scale, for example). The BTSCC pulses the SUM OK pulse is received, the LSM passes this signal on to the Dataway P2 line. This "free use" patch line will cause the module to provide an output-update (Rank 1 to Rank 2) "tick" only if this "OK" signal is received. This limits the result to being a "missed point" in the Output sequence instead of a "sudden jerk". This produces a far "softer" result in the unlikely event of an undetected error (from a "double bit" in a byte, giving correct byte parity). A "scan" Read transfer sequence operates in a similar manner to the Write sequence. Refer to Figure 2. For this sequence, the BTSCC receives an N(30) \* F(12) \* A(0) command, indicating a LIST 0 selection. The remaining sequence is then: - A. After the N byte is received, the BTSCC sets the LIST 0 signal line to the LSM. The RAM address is zeroed to word 0, the start of the INPUT NAF list. - B. The first NAF appears at the LSM memory output, is latched into the output buffer and enabled onto the Dataway. - C. A CONTROL (0) byte is received and the BTSCC starts the Dataway cycle. At S1 time, the address pointer increments so that the next NAF is readied within the LSM (also, see Q-Repeat mode, discussed below). At the end of the Dataway cycle, INC NAF is pulsed and NAF 2 is enabled onto the Dataway. - D. The module Read data is stored in the BTSCC when this SCC generates Strobe S1. This data is readied for serial highway transmission in future bytes. - E. This process is repeated (C and D) until the last Dataway cycle is executed. In some cases (with the ADC modules, for example) the Read data are not available when a Read command is executed. If a Q-Repeat mode were previously enabled in the LSM and a Q=0 response is detected at Strobe S1 within the LSM, the memory pointer is not incremented and the command is repeated. For proper operation, Q-Repeat mode must also be enabled in the SD. This causes the SD to "ignore" all Q=0 responses and not increment its word count or per form a data transfer to the Host Computer. In an over-run on Read or Write is attempted (incrementing the LSM memory pointer beyond the end-of-list flag in the LSM memory word), the LSM will stop asserting NAFs. This will result in N(O) command(s) being executed with an X=0 (command not accepted) response back to the SD and appropriate error indication. #### REPEAT TIMER The Repeat Timer strap selector (Refer to Figure 3) is located on the solder side of the "B" (right-hand) circuit board. The module's ground shield must be removed to gain access to this strap. #### AUXILIARY CONTROLLER CONVERSION The following procedure will convert the Model 3952 Main SCC to an Auxiliary SCC: - 1. Remove the two (2) screws which hold the right side "B" board rails to the front panel. - 2. Remove the two (2) screws which hold the left side "A" board rails to the rear panel. - 3. Separate the "B" board from the "A" board starting at the front panel. - 4. On the "B" board remove the socketed resistor packs RN1 through RN8 and resistors R1, R2 and R5 (Refer to Figure 3 for the locations of these resistors). - 5. On the "A" board, remove the socketed resistor packs RN1 through RN6. - 6. Reassemble the Model 3952 by first placing a plastic spacer on each side of the rear panel "A" board slot. - 7. Insert the Dataway fingers of the "A" board into the rear panel slot. - 8. Line up the row of interboard pins and press the "A" and "B" boards together. - 9. Replace the front and rear panel screws. | | MAIN SCC | | | AUXILIARY SC | C | SHD | |-------|----------|--------------|---------|--------------|--------------|--------------| | Speed | Mode | ACL (note 2) | Speed | Mode | ACL (note 2) | Reference | | 5 MHz | BYTE | В | 5 MHz | BIT | А | | | 5 MHz | BYTE | В | 5 MHz | BIT | В | | | 5 MHz | BYTE | В | 2.5 MHz | BYTE | A or B | (See Note 1) | | 5 MHz | вуте | В | 1 MHz | BYTE | A or B | (See Note 1) | | 5 MHz | BIT | A or B | 5 MHz | BIT | A or B | (See Note 1) | | 5 MHz | BIT | Α | 2.5 MHz | BIT | А | | | 5 MHz | віт | A or B | 2.5 MHz | віт | A or B | (See Note 1) | Note 1: These configurations require the SHD driving the Auxiliary SCC to have either ISB enabled (2165), or by ordering a special Space Byte Pal for the 2160. Note 2: ACL refers to the jumper on board the SCC that selects when Auxiliary Controller Lockout is asserted. A and B reference the 3952's jumper selection. On 3954's A = G and B = H. #### USING THE MODEL 3952 AS AN AUXILIARY An auxiliary controller situated at a normal station of the CAMAC crate has direct access to the Subaddress (A) and Function (F) lines of the Dataway, but not to the Station Number (N) lines or the Dataway L signals which are only accessible at the Control Station occupied by the Main SCC. Patching lines N1, N2, N4, N8 and N16 via the rear panel SGL-Encoder connector allows an auxiliary controller to present a coded Station Number Address to the N decoder of the Main SCC which places the appropriate Dataway N line into the logic 1 state. Signals L1-L24 at the SGL-Encoder connector provide the auxiliary controller direct access to the Dataway L lines at the Control station. The Main SCC generates an Auxiliary Controller Lockout (ACL) signal on pin 29 of the SGL-Encoder Connector. The ACL In, pin 33 of the auxiliary Model 3952, must be patched to Pin 29, ACL Out of the Main SCC. When the ACL Out signals is in the logic 1 state, the auxiliary Model 3952 completes its current Dataway operation if Strobe S1 has been started. Any Dataway operation started by the auxiliary Model 3952 but which has not yet generated Strobe S1 will be abandoned and retried after ACL Out goes false. Additional auxiliary controllers may be chained together by connecting ACL Out of one to ACL In of the next. When an Auxiliary Serial Crate Controller (ASCC) is locked out from using the Dataway, the serial highway protocol requires that additional space byte time to added to the command message so that the ASCC reply will fit within the command message. In a system where the maximum lock-out time can be determined, the total length of space time in the ASCC message is this maximum time plus time for the ASCC to execute its Dataway cycle and return a reply. When the data transfer rate on the auxiliary is not a factor, running the auxiliary highway in bit-serial mode at a slow highway clock speed provides the longest space time. When faster data rates are required the Serial Highway Driver (SHD) may need to be modified to provide more space bytes. Some SHDs such as KSC Model 2165, 2170 and 2185 provide a strap option to increase the number of space bytes. | TETERBOARD PIN COMMECTIONS | | | | | | | |----------------------------|----------------|------------|---------------|------------|-------------|--| | Pin | Signal | Pin | Signat | Pin | Signal | | | 1 | DEMAND | 34 | <b>K</b> S | 67 | 1018 | | | 2<br>3<br>4 | <b>L</b> R 17E | 35 | 발1 | 68 | 8R17 | | | 3 | | 36 | <b>6</b> 個5 | 69 | IR16 | | | | <b>6</b> | 37 | <b>687</b> | 70 | 8R15 | | | 5<br>6 | READ | 38 | <b>683</b> | 71 | 1814 | | | 6 | ENA PLAZ | 39 | <b>FB2</b> | 72 | 1213 | | | 7 | EX COMP | 40 | <b>(53)</b> 1 | 73 | 1812 | | | 8 | ena Pla1 | 41 | <b>623</b> 6 | 74 | 1911 | | | 9 | DIP | 42 | DERR | 75 | 1810 | | | 10 | CRB-L | 43 | 18701 | 76 | 109 | | | 11 | PUP-L | 44 | OUT STAT | 77 | 188 | | | 12 | BCK | 45 | e meh | 78 | 107 | | | 13 | EBTC1 | 46 | <b>60</b> ¢ | 79 | JR6 | | | 14 | | 47 | <b>8</b> GL5 | 80 | 185 | | | 15 | ema p | 48 | SGL4 | 81 | 184 | | | 16 | EMA M | 49 | SGL3 | 82 | irī | | | 17 | EMA A | 50 | SGL2 | <b>83</b> | 182 | | | 18 | B₩C0 | \$1 | SGL1 | 24 | ini | | | 19 | W12 | \$2 | 1886 | 85 | INNIBIT LED | | | 20 | <b>611</b> | 53 | 1885 | 86 | ON TIME SA | | | | <b>6</b> 10 | 54 | 1884 | 87 | BYPASS LED | | | 22 | ⊌ <del>9</del> | 55 | 1883 | 8.6 | DEMAND LED | | | 23 | SACL | 56 | BRB2 | 87 | COLLAPSE | | | 21<br>22<br>23<br>24 | W13 | 57 | 1281 | 90 | BYPASS | | | 25 | OUT 6 | 58 | 1280 | <b>9</b> 1 | 2 84 | | | 26 | OUT 12 | 59 | INT READ | 85 | C SH | | | 27 | <b>©</b> 24 | 60 | 1511 | <b>93</b> | <b>6</b> 0 | | | 28 | CUT 18 | 61 | 1824 | 94 | ON LINE | | | 29 | GMD . | 62 | 1R23 | 95 | | | | 30 | <b>59</b> | 63 | 1R22 | 96 | | | | 31 | GMD | 64<br>64 | 1R21 | 97 | BMC MAF | | | 32 | IBYC2 | <b>6</b> 5 | | | LIST 3 | | | 32<br>33 | W2 | | 8820 | 98 | LIST 2 | | | و ب | 85€ | 66 | 1819 | 99 | LIST 1 | | | | | | | 100 | LIST O | | B-BOARD RESISTOR LOCATIONS #### WARRANTY KineticSystems Company, LLC warrants its standard hardware products to be free of defects in workmanship and materials for a period of one year from the date of shipment to the original end user. Software products manufactured by KineticSystems are warranted to conform to the Software Product Description (SPD) applicable at the time of purchase for a period of ninety days from the date of shipment to the original end user. Products purchased for resale by KineticSystems carry the original equipment manufacturer's warranty. KineticSystems will, at its option, either repair or replace products that prove to be defective in materials or workmanship during the warranty period. Transportation charges for shipping products to KineticSystems shall be prepaid by the purchaser, while charges for returning the repaired warranty product to the purchaser, if located in the United States, shall be paid by KineticSystems. Return shipment will be made by UPS, where available, unless the purchaser requests a premium method of shipment at their expense. The selected carrier shall not be construed to be the agent of KineticSystems, nor will KineticSystems assume any liability in connection with the services provided by the carrier. The product warranty may vary outside the United States and does not include shipping, customs clearance, or any other charges. Consult your local authorized representative or reseller for more information regarding specific warranty coverage and shipping details. # PRODUCT SPECIFICATIONS AND DESCRIPTIONS IN THIS DOCUMENT SUBJECT TO CHANGE WITHOUT NOTICE. KINETICSYSTEMS SPECIFICALLY MAKES NO WARRANTY OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE OR ANY OTHER WARRANTY EITHER EXPRESSED OR IMPLIED, EXCEPT AS IS EXPRESSLY SET FORTH HEREIN. PRODUCT FAILURES CREATED BY UNAUTHORIZED MODIFICATIONS, PRODUCT MISUSE, OR IMPROPER INSTALLATION ARE NOT COVERED BY THIS WARRANTY. THE WARRANTIES PROVIIDED HEREIN ARE THE PURCHASER'S SOLE AND EXCLUSIVE REMEDIES ON ANY CLAIM OF ANY KIND FOR ANY LOSS OR DAMAGE ARISING OUT OF, CONNECTED WITH, OR RESULTING FROM THE USE, PERFORMANCE OR BREACH THEREOF, OR FROM THE DESIGN, MANUFACTURE, SALE, DELIVERY, RESALE, OR REPAIR OR USE OF ANY PRODUCTS COVERED OR FURNISHED BY KINETICSYSTEMS INCLUDING BUT NOT LIMITED TO ANY CLAIM OF NEGLIGENCE OR OTHER TORTIOUS BREACH, SHALL BE THE REPAIR OR REPLACEMENT, FOB FACTORY, AS KINETICSYSTEMS MAY ELECT, OF THE PRODUCT OR PART THEREOF GIVING RISE TO SUCH CLAIM, EXCEPT THAT KINETICSYSTEMS' LIABILITY FOR SUCH REPAIR OR REPLACEMENT SHALL IN NO EVENT EXCEED THE CONTRACT PRICE ALLOCABLE TO THE PRODUCTS OR PART THEROF WHICH GIVES RISE TO THE CLAIM. IN NO EVENT SHALL KINETICSYSTEMS BE LIABLE FOR DIRECT, INDIRECT, SPECIAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES, INCLUDING LOSS OF PROFITS. Products will not be accepted for credit or exchange without the prior written approval of KineticSystems. If it is necessary to return a product for repair, replacement or exchange, a Return Authorization (RA) Number must first be obtained from the Repair Service Center prior to shipping the product to KineticSystems. The following steps should be taken before returning any product: - 1. Contact KineticSystems and discuss the problem with a Technical Service Engineer. - 2. Obtain a Return Authorization (RA) Number. - 3. Initiate a purchase order for the estimated repair charge if the product is out of warranty. - 4. Include a description of the problem and your technical contact person with the product. - 5. Ship the product prepaid with the RA Number marked on the outside of the package to: KineticSystems Company, LLC Repair Service Center 900 North State Street Lockport, IL 60441 Telephone: (815) 838-0005 Facsimile: (815) 838-4424 Email: tech-serv@kscorp.com